DC-DC变换器的改进型仿TYPE-Ⅲ全集成补偿网络设计

被引:1
作者
郭卓奇
高源
范世全
陆浩
耿莉
机构
[1] 西安交通大学电子与信息工程学院
关键词
集成电路设计; 补偿网络; 电压-电流-电压加法器; 低通滤波器;
D O I
10.19335/j.cnki.2095-6649.2012.05.002
中图分类号
TM46 [变流器];
学科分类号
080801 ;
摘要
本文分析了DC-DC变换器的TYPE-3补偿网络和仿TYPE-3补偿网络,在此基础上设计了一种改进型仿TYPE-3补偿网络。利用频带分裂的思想,将补偿网络的频率响应分为低频和高频两个路径,使用电压-电流-电压(V-I-V)加法器实现两路信号的相加,用一个单级运放和一个小电容实现低通路径。电路采用标准0.18μm CMOS工艺设计,并应用在一个Buck变换器中,变换器的开关频率为1MHz。仿真结果表明:当Buck变换器的输出负载在200m A至400m A之间跳变时,输出电压在25μs内可以稳定。和传统TYPE-3补偿网络相比,本文设计的补偿网络面积减小了60%,功耗降低了90%。
引用
收藏
页码:13 / 22
页数:10
相关论文
共 8 条
[1]  
High-performance error amplifier for fast transient DC-DC converters. Jeongjin Roh. Circuits and Systems II: Express Briefs, IEEE Transactions on . 2005
[2]  
Active capacitor multiplier in Miller-compensated circuits. Rincon-Mora,G.A. Solid-State Circuits, IEEE Journal of . 2000
[3]  
Area- and Power-Efficient Monolithic Buck Converters With Pseudo-Type III Compensation. Patrick Y. Wu,Sam Y. S. Tsui,Philip K. T. Mok. IEEE Journal of Solid State Circuits . 2010
[4]  
A Sub 1-V Constant Gm– C Switched-Capacitor Current Source. Gregoire, B.R.,Un-Ku Moon. Circuits and Systems II: Express Briefs, IEEE Transactions on . 2007
[5]  
Design considerations for high-performance very-low-frequency filters. J Silva-Martinez,S Solis-Bustos. IEEE Int Symp Circuits and Systems (ISCAS) . 1999
[6]  
Transconductance amplifier structures with very small transconductances: A comparative design approach. Veeravalli, Anand,Sánchez-Sinencio, Edgar,Silva-Martínez, José. IEEE Journal of Solid State Circuits . 2002
[7]  
Optimizing low-power DC-DC designs--External vs internal compensation[OL]. Texas Instruments,Inc. http://focus.ti.com/lit/ml/slyp090/slyp090.pdf . 2004
[8]  
Fast-transient dc-dc converter with on-chip compensated error amplifier. Chen, Ke-Horng,Huang, Hong-Wei,Kuo, Sy-Yen. IEEE Transactions on Circuits and Systems II: Express Briefs . 2007